Actis VSBC-6862 Especificações Página 1

Consulte online ou descarregue Especificações para não Actis VSBC-6862. Actis VSBC-6862 Specifications Manual do Utilizador

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 138
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 0
Artisan Technology Group is your source for quality
new and certied-used/pre-owned equipment
FAST SHIPPING AND
DELIVERY
TENS OF THOUSANDS OF
IN-STOCK ITEMS
EQUIPMENT DEMOS
HUNDREDS OF
MANUFACTURERS
SUPPORTED
LEASING/MONTHLY
RENTALS
ITAR CERTIFIED
SECURE ASSET SOLUTIONS
SERVICE CENTER REPAIRS
Experienced engineers and technicians on staff
at our full-service, in-house repair center
WE BUY USED EQUIPMENT
Sell your excess, underutilized, and idle used equipment
We also offer credit for buy-backs and trade-ins
www.artisantg.com/WeBuyEquipment
REMOTE INSPECTION
Remotely inspect equipment before purchasing with
our interactive website at www.instraview.com
LOOKING FOR MORE INFORMATION?
Visit us on the web at www.artisantg.com for more
information on price quotations, drivers, technical
specications, manuals, and documentation
Contact us: (888) 88-SOURCE | sales@artisantg.com | www.artisantg.com
SM
View
Instra
Vista de página 0
1 2 3 4 5 6 ... 137 138

Resumo do Conteúdo

Página 1 -

Artisan Technology Group is your source for quality new and certied-used/pre-owned equipment• FAST SHIPPING AND DELIVERY• TENS OF THOUSANDS OF IN-S

Página 2 - VSBC-6862

Rev. 1.43 User's Guide 91.3. Photograph Figure 1: Photograph The VMEbus Technology logo is a Trademark of the VMEbus International

Página 3

Rev. 1.43 User's Guide 997 Registers definition IPGCRA IP General Configuration Register A RW CS4 + $401 IPGCRB IP

Página 4 - Table of contents

VSBC-6862 Rev 1.43 100 IPDCRA IP DMA Configuration Register A RW CS4 + $403 IPDCRB IP DMA Configuration Register B RW CS4 +

Página 5

Rev. 1.43 User's Guide 101IPIVRA IP Interrupt Vector Register A RO CS4 + $481 IPIVRB IP Interrupt Vector Register B

Página 6

VSBC-6862 Rev 1.43 102 SRESR Software Reset Register WO CS4 + $1001 VME slave + $9 This register permits to perform Software or Har

Página 7 - List of figures

Rev. 1.43 User's Guide 103BSCR Board Special Configuration Register RW CS4 + $1021 This register permits to access the pr

Página 8 - Product description

VSBC-6862 Rev 1.43 104 VMBA VME Master Bus Access RW CS4 + $1051 This register permits to select the mode for VME bus access and r

Página 9 - 1.2. Features

Rev. 1.43 User's Guide 105VMBMA VME Master: A32 Base address for window A RW CS4 + $1055 VMBMB VME Master: A32 Base address

Página 10 - 1.3. Photograph

VSBC-6862 Rev 1.43 106 VHIL VME interrupt Handler: Interrupt Level RO CS4 + $1061 This register indicates the current VME interrupt

Página 11 - 1.4. Block diagram

Rev. 1.43 User's Guide 107VHV VME Interrupter Vector RO CS4 + $1073 to CS4 + $107f When accessed, this register acknow

Página 12 - 1.5. Component location

VSBC-6862 Rev 1.43 108 VIVEC VME Interrupter Vector RW CS4 + $106d VME slave + 7 This register contains IRQ level and the vector

Página 13

VSBC-6862 Rev 1.43 10 1.4. Block diagram The VSBC-6862 architecture is divided in four main sections: The CPU This is the heart of the board,

Página 14 - Peripherals description

Rev. 1.43 User's Guide 109VSBA24 VME Slave Base Window A24 RW CS4 + $1069 VME slave + 3 This register sets the VME base addre

Página 15 - 2.5. IP modules

VSBC-6862 Rev 1.43 110 VSWA24 VME Slave Window A24 management RW CS4 + $106b VME slave + 5 This register contains the local offsets f

Página 16 - 2.7. VME interface

Rev. 1.43 User's Guide 1118 Characteristics Electrical characteristics PARAMETER MIN TYP MAX UNITSPOWER SUPPLY +5 V (VD

Página 17

VSBC-6862 Rev 1.43 112 Performance issues The VSBC-6862 has been designed for providing efficient performance with peripheral connected around

Página 18 - 2.9. Fast Ethernet ports

Rev. 1.43 User's Guide 1139 Physical board definition 9.1. PCB dimensions 1.7mm160mm Figure 22: PCB dimensions Artisan Technology Gr

Página 19

VSBC-6862 Rev 1.43 114 9.2. Front panel Figure 23: Front panel Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 8

Página 20 - 2.13. LED displays

Rev. 1.43 User's Guide 11510 Software available Thanks to ECRIN Automatismes, many software packages are already available for the

Página 21 - VSBC-6862 Rev 1.43

VSBC-6862 Rev 1.43 116 The boot time is less then 1 second. Then, when typing the 'Return' key, the 'ECMon>' prompt wi

Página 22 - Connectors & jumpers

Rev. 1.43 User's Guide 117i2c Function : Read or write data from/to an I2C device Syntax : i2c <device> <offset> &

Página 23

VSBC-6862 Rev 1.43 118 mmap Function : Display memory map Syntax : mmap mmb, mmw, mml Function : Modify the contents of memory (byt

Página 24 - 3.2. Rotary switch: SW1

Rev. 1.43 User's Guide 111.5. Component location Figure 3: Component location Artisan Technology Group - Quality Instrumentation ...

Página 25

Rev. 1.43 User's Guide 119pflash Function : Program flash memory Syntax : pflash <source> <count> <destination&

Página 26 - 3.4. Jumper: J2

VSBC-6862 Rev 1.43 120 10.2.3. Typical example The following example will describe the procedure to use the second Flash memory bank as user&a

Página 27 - 3.5. Jumper: J3

Rev. 1.43 User's Guide 12111 Hardware available One of the main advantage of the VSBC-6862 is his versatility. Through its IP and/o

Página 28

VSBC-6862 Rev 1.43 122 LAN-15 MIL-STD-1553 Bus controller (BC), Remote terminal (RT), and Bus monitor (MT) with 64K x 16 bit of RAM (to support

Página 29 - 3.7. Jumper: J8

Rev. 1.43 User's Guide 12311.2. List of ACTIS's 6U transition modules The IP modules provides many functions, some of these fu

Página 30 - C bus: P13, P4

VSBC-6862 Rev 1.43 124 Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com

Página 31

Rev. 1.43 User's Guide 12512 Technical support Should you encounter any trouble during installation or hardware operation of your

Página 32

VSBC-6862 Rev 1.43 126 Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com

Página 33

Rev. 1.43 User's Guide 12713 Ordering information VSBC-6862/200-128-16 VME board with MPC-8260 @ 200 MHz 128 MBytes SDRAM,

Página 34 - 12345678

VSBC-6862 Rev 1.43 128 Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com

Página 35

VSBC-6862 Rev 1.43 12 Please note that on the VSBC-6862, some locations are not populated. This was done either to avoid problems of component

Página 36 - 3.12. VME bus, P1 connector

Rev. 1.43 User's Guide 12914 OEM Warranty ACTIS Computer, warrants your VSBC-6862 board against any defect in material and workman

Página 37

VSBC-6862 Rev 1.43 130 Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com

Página 38

Rev. 1.43 User's Guide 13115 Appendix 15.1. Application examples with the VSBC-6862 15.1.1. Example A: Application with VME boards

Página 39 - P4A, P5A, P6A

VSBC-6862 Rev 1.43 132 15.1.2. Example B: Application with non-VME boards The SBC-6860 is a single board computer, VME bus tolerant from ACT

Página 40 - P5C, P6C

Rev. 1.43 User's Guide 13315.1.3. Example C: Application in stand-alone The VSBC-6862 can be used in stand-alone mode. The followin

Página 41

VSBC-6862 Rev 1.43 134 Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com

Página 42 - 3.17. Fuses protection

Rev. 1.43 User's Guide 13516 Index Board configuration jumpers ...

Página 43

VSBC-6862 Rev 1.43 136 jumpers ...

Página 44 - Software description

Artisan Technology Group is your source for quality new and certied-used/pre-owned equipment• FAST SHIPPING AND DELIVERY• TENS OF THOUSANDS OF IN-S

Página 45 - 4.2. FLASH memory

Rev. 1.43 User's Guide 132 Peripherals description The VSBC-6862 offers a wide choice of on-board peripheral or bus interface, whic

Página 46 - 4.2.2. FLASH Programming

VSBC-6862 Rev 1.43 14 2.3. SRAM memory 1 MBytes of SRAM memory are provided on-board, this memory is controlled with the Chip Select 9. This m

Página 47 - 4.2.4. FLASH sector erase

Rev. 1.43 User's Guide 15 The IP interface uses two processor chip selects to address all IP module spaces. The Chip Select 4 is used

Página 48

VSBC-6862 Rev 1.43 16 The VME interrupter I(1-7) The interrupter is able to generate any VME IRQ level and send a user-defined vector. The V

Página 49 - 4.3. SDRAM memory

Rev. 1.43 User's Guide 172.8. I2C EEPROM 8 kbits of non-volatile memory is provided on the I2C bus. This memory is used for board

Página 50

VSBC-6862 Rev 1.43 18 2.11. SCC multi-protocols serial ports The VSBC-6862 offers four independent serial ports. In synchronous mode, all fou

Página 51 - 4.4. SRAM memory

USER'S GUIDE VSBC-6862 VME Single Board Computer with PowerQUICC II processor Revision 1.43 3105 ACTIS Computer www.actis-computer

Página 52

Rev. 1.43 User's Guide 192.12. I2C interface The VSBC-6862 provides an I2C interface bus for on-board serial EEPROM accesses and use

Página 53

VSBC-6862 Rev 1.43 20 Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com

Página 54

Rev. 1.43 User's Guide 213 Connectors & jumpers This chapter will describe all connectors and jumpers on the VSBC-6862. One of

Página 55 - 4.6. IP modules

VSBC-6862 Rev 1.43 22 Locations Figure 4: Connectors and jumpers location Artisan Technology Group - Quality Instrumentation ... Guaranteed |

Página 56

Rev. 1.43 User's Guide 233.1. Push Button: BP1 In the front panel, the push button generates a Power-On Reset to the board. This bu

Página 57 - *MAMR=0x1004003C

VSBC-6862 Rev 1.43 24 3.3. IP module strobes, header J1 For IP module operations, an optional "STROBE" signal is provided for each

Página 58 - Name Mode Description

Rev. 1.43 User's Guide 253.4. Jumper: J2 A jumper with six positions provides some basic functions. Figure 8: Jumper J2 location P

Página 59 - 4.6.3. Interrupt functions

VSBC-6862 Rev 1.43 26 Position 4 VME Reset Out Factory seting Description Unplugged X Board is not authorized to generate a VME Reset Plugg

Página 60 - 4.6.4. DMA functions

Rev. 1.43 User's Guide 273.6. Jumpers: J4, J5, J6, J7 This are the 'serial mode' jumpers, they have six position. They pe

Página 61

VSBC-6862 Rev 1.43 28 3.7. Jumper: J8 This jumper sets the base address for the A16 slave window. This window contains all registers accessibl

Página 62 - 4.7. VME operations

VSBC-6862 Rev 1.43 2 Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com

Página 63 - VME Zone Size

Rev. 1.43 User's Guide 293.8. Two RS-232 terminal ports, and I2C bus: P13, P4 These serial ports are provided for general purpose

Página 64

VSBC-6862 Rev 1.43 30 The second serial port is available in an internal connector shared with the I2C bus. P4 contains the signals for the SM

Página 65 - 4.7.4. VME slave

Rev. 1.43 User's Guide 313.9. Four multi-protocols serial ports P7,P8,P9, P10 These four serial ports are provided for user applica

Página 66 - Device Size Access

VSBC-6862 Rev 1.43 32 Termination network resistors When the RS-422/RS-485/V.35 is chosen, the VSBC-6862 is provided with removable network re

Página 67 - 4.7.7. VME Mailbox

Rev. 1.43 User's Guide 333.10. Two Fast Ethernet ports, connectors P11, P12 For LAN based applications, two fast Ethernet connection

Página 68 - 4.7.8. VME system controller

VSBC-6862 Rev 1.43 34 3.11. IEEE-1149.1 interface, connector P3 The MPC-8260 provides a dedicated user-accessible test access port (TAP) that

Página 69 - 4.8. Serial I

Rev. 1.43 User's Guide 353.12. VME bus, P1 connector Row A Row B Row C Pin Signal Pin Signal Pin Signal A1 D0 B1 /BBSY

Página 70 - 4.9. Fast Ethernet ports

VSBC-6862 Rev 1.43 36 3.13. VME bus, P2 connector This connector has its VME user's pins attributed to the IP I/O slot D Row A Row B

Página 71 - 4.9.2. MPC-8260 I/O ports

Rev. 1.43 User's Guide 37 Signal Description +5 V Main power supply +12 V Power used for IP module slots and Flash protection feat

Página 72

VSBC-6862 Rev 1.43 38 3.14. Four IP module logic interface, connectors P3A, P4A, P5A, P6A For input/output extensions, the VSBC-6862 board pr

Página 73

Rev. 1.43 User's Guide 3Table of contents 1 Product description _________________________________________________________ 7 1.1. In

Página 74

Rev. 1.43 User's Guide 393.15. Four IP module I/O signals, connectors P3C, P4C, P5C, P6C The four IP modules slots present on the VS

Página 75

VSBC-6862 Rev 1.43 40 3.16. Real time clock battery, circuit U5 The VSBC-6862 provides a real time clock for calendar function. This device

Página 76 - 4.10.2. ACTIS Console Cable

Rev. 1.43 User's Guide 413.17. Fuses protection The VSBC-6862 offers a flexible I/O extension facility through its quad IP module i

Página 77 - 4.11. SCC serial ports

VSBC-6862 Rev 1.43 42 Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com

Página 78

Rev. 1.43 User's Guide 434 Software description 4.1. Introduction The PowerQUICC II includes a very versatile and powerful memory

Página 79 - 4.11.3. ACTIS Serial Cable

VSBC-6862 Rev 1.43 44 4.2. FLASH memory Two banks of Flash devices are available. Each bank is 4 or 8 MBytes wide for a total of 8 or 16 MByte

Página 80 - 4.11.4. MPC-8260 I/O ports

Rev. 1.43 User's Guide 45Typical Option Register: Bit Field Value Function 0-16 AM $FFC0 0 Address mask: for 4 MBytes 1

Página 81 - 4.13. Auxiliary LEDs

VSBC-6862 Rev 1.43 46 4.2.3. FLASH chip erase Chip erase operation is accomplished by executing the erase command sequence. This will invoke th

Página 82 - Summary of board resources

Rev. 1.43 User's Guide 47With Flash type organization as: Sector Size for type 1 Size for type 2 Size for type 3 Size for type

Página 83 - offset from local CS4

VSBC-6862 Rev 1.43 48 4.3. SDRAM memory This memory is handled by the powerful SDRAM timing machine contained in the MPC-8260. The SDRAM mach

Página 84

VSBC-6862 Rev 1.43 44.2.5. FLASH sector protection: option on request_________________________________ 47 4.3. SDRAM memory____________________

Página 85 - 5.6. Power consumption

Rev. 1.43 User's Guide 49Typical Option Register: Bit Field Value Function 0-16 AM $FE00 0 Address mask: for 32 MBytes

Página 86

VSBC-6862 Rev 1.43 50 4.4. SRAM memory The VSBC-6862 includes 1 MByte SRAM for fast exchanges with external VME masters. With its backup capa

Página 87

Rev. 1.43 User's Guide 514.5. Real Time Clock with SRAM memory The VSBC-6862 includes a real time clock device, with as an addition

Página 88

VSBC-6862 Rev 1.43 52 48T37V partial register map is: Base + D7 D6 D5 D4 D3 D2 D1 D0 Function (Range) BCD format $7FFF 10 Years Yea

Página 89

Rev. 1.43 User's Guide 53The Watchdog can be activated by setting the RTC's Watchdog register (internal offset $7ff7) with the d

Página 90 - Board initialization

VSBC-6862 Rev 1.43 54 4.6. IP modules The VSBC-6862 board provides four IP module slots, which are compliant with the ANSI/VITA 4-1995, except

Página 91 - 6.2. Reset Word

Rev. 1.43 User's Guide 55The IP interface uses two processor chip selects to cover all IP module spaces. The I/O, ID, and INT spaces

Página 92

VSBC-6862 Rev 1.43 56 Typical Option Register: Bit Field Value Function 0-16 AM $FE00 0 Address mask: for 32 MBytes 17-18 Reserv

Página 93

Rev. 1.43 User's Guide 574.6.1. Memory spaces Partial Chip Select 4 memory map: Offset Description $000 - $07e IP module A: IO zon

Página 94 - 6.4. MPC-8260 I/O ports

VSBC-6862 Rev 1.43 58 With: The GCRx registers allow configuration of the IP module main capabilities, as following: ENIRQ bit: When set,

Página 95

Rev. 1.43 User's Guide 57 Registers definition ________________________________________________________ 99 8 Characteristics ________

Página 96

Rev. 1.43 User's Guide 594.6.4. DMA functions The DMA is controlled by the IDMA channels of the MPC-8260. The DCR registers set-up

Página 97 - Size Values

VSBC-6862 Rev 1.43 60 Board control registers The VSBC-6862 contains some registers for general board features. They are mapped in the Chip S

Página 98

Rev. 1.43 User's Guide 614.7. VME operations The VSBC-6862 includes also modules to handle VME operations. There is VME master, slav

Página 99 - 6.7. Boot code

VSBC-6862 Rev 1.43 62 4.7.3. VME master The VSBC-6862 is VME master A32/A24/A16/D32/D16/D8 The VME master can use two windows to access the V

Página 100 - Registers definition

Rev. 1.43 User's Guide 63Typical Option Register: Bit Field Value Function 0-16 AM $FC00 0 Address mask: for 64 MBytes

Página 101

VSBC-6862 Rev 1.43 64 4.7.4. VME slave The VSBC-6862 is slave A16/A24/D32/D16/D8. The board contains an independent slave module. This module

Página 102

Rev. 1.43 User's Guide 65The A24 window This window contains Flash, SRAM, and RTC zones. This window occupies 1 MBytes and must

Página 103 - RO

VSBC-6862 Rev 1.43 66 The VMEA24 Slave window accepts the 'pseudo-RMW' cycles as described on the VME master chapter. We also implem

Página 104

Rev. 1.43 User's Guide 674.7.8. VME system controller The VSBC-6862 can work as a system controller. This function can be enabled or

Página 105 - RW

VSBC-6862 Rev 1.43 68 4.8. Serial I2C EEPROM 8 kbits of non-volatile memory is provided on the I2C bus. This memory can be used for board init

Página 106

VSBC-6862 Rev 1.43 6List of figures Figure 1: Photograph...

Página 107

Rev. 1.43 User's Guide 694.9. Fast Ethernet ports 4.9.1. Transceivers description The two fast Ethernet interfaces come directly f

Página 108 - RO

VSBC-6862 Rev 1.43 70 4.9.2. MPC-8260 I/O ports The following table gives the connection to MPC-8260 I/O ports. MPC-8260 Peripheral functi

Página 109

Rev. 1.43 User's Guide 714.9.3. Transceivers operations Each transceiver has many registers to handle Fast Ethernet operation. Thes

Página 110

VSBC-6862 Rev 1.43 72 PHY register address 1: Status Register Bit NAME DESCRIPTION R/W DEFAULT 15 100BASE-T4 1 = 100BASE-T4 capabilit

Página 111

Rev. 1.43 User's Guide 73PHY register address 4: Auto-Negotiation Advertisement Register Bit NAME DESCRIPTION R/W DEFAULT 15

Página 112 - Characteristics

VSBC-6862 Rev 1.43 74 LED Function: Description for PHY register 17, bits 7 and 6 Bits 7, 6 LED_5 LED_4 LED_3 LED_2 LED_1 LED_0 11 Rec

Página 113 - Performance issues

Rev. 1.43 User's Guide 754.10. SMC1 and SMC2 serial ports One of these general-purpose serial ports is available on the front panel

Página 114 - Physical board definition

VSBC-6862 Rev 1.43 76 4.11. SCC serial ports The VSBC-6862 offers four independent serial ports. In synchronous mode, all four ports have ind

Página 115 - 9.2. Front panel

Rev. 1.43 User's Guide 774.11.2. RS-422/RS-485/V.35 option These VSBC-6862 ports are compatible with these three modes. The followin

Página 116 - Software available

VSBC-6862 Rev 1.43 78 4.11.3. ACTIS Serial Cable ACTIS can provide a serial cable for these multi-protocol serial ports. Its reference is CAB

Página 117 - 10.2.1. Command description

Rev. 1.43 User's Guide 71 Product description 1.1. Introduction Today industrial applications are growing in telecom market due to

Página 118

Rev. 1.43 User's Guide 794.11.4. MPC-8260 I/O ports The following table gives the connection to MPC-8260 I/O ports. MPC-8260 Pe

Página 119

VSBC-6862 Rev 1.43 80 4.12. I2C interface The VSBC-6862 provides an I2C interface bus for on-board serial EEPROM accesses and user purposes. F

Página 120 - - loading offset

Rev. 1.43 User's Guide 815 Summary of board resources 5.1. Chip Select Chip Select Port size (bits) Device Size CS0 32 Flash b

Página 121 - 10.5. Other

VSBC-6862 Rev 1.43 82 With: Local offset: offset from local CS4 VME offset: offset from VME A16 slave window, defined with J8 Mode: R

Página 122 - Hardware available

Rev. 1.43 User's Guide 83The VSBC-6862 uses these reset signals with an equivalent circuitry than following: Figure 21: Reset schem

Página 123

VSBC-6862 Rev 1.43 84 5.5. Power description For the majority of the applications, the VSBC-6862 uses only the +5V power supply. Internally, m

Página 124

Rev. 1.43 User's Guide 855.7. MPC-8260 I/O ports assignment The MPC-8260 processor provides four I/O ports (A, B, C and D) which h

Página 125

VSBC-6862 Rev 1.43 86 PD10 BRG4 O TxC Transmit clock PC26 CLK6 I RxC Receive clock Fast Ethernet port 1 PB6 MII_MDC O ECMDC data clock PB7 M

Página 126 - Technical support

Rev. 1.43 User's Guide 87PA5 IDMA4: DREQ I DMARQ4 IDMA request PD6 IDMA1: DACK I DMACK1 IDMA acknowledge PC3 IDMA2: DACK I DMAC

Página 127

VSBC-6862 Rev 1.43 88 Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com

Página 128 - Ordering information

VSBC-6862 Rev 1.43 81.2. Features This board has been designed to integrate the most required functions, including several Fast Ethernet port

Página 129

Rev. 1.43 User's Guide 896 Board initialization The VSBC-6862 must set up the specific hardware organization for the PowerQUICC II p

Página 130 - OEM Warranty

VSBC-6862 Rev 1.43 90 6.2. Reset Word The ResetWord is a 32 bits field read by the PowerQUICC II during Power-On sequence. This word set sever

Página 131

Rev. 1.43 User's Guide 916.3. MPC-8260 internal registers The MPC-8260 contains some registers to configure for correct operations.

Página 132 - Appendix

VSBC-6862 Rev 1.43 92 SIU Module Configuration Register: SIUMCR This register contains bits that configure various features in the SIU modu

Página 133

Rev. 1.43 User's Guide 936.4. MPC-8260 I/O ports The PowerQUICC II contains 120 I/O pins that are used for communication ports and

Página 134 - Up to 36 Synch/Asynch comm

VSBC-6862 Rev 1.43 94 PB12 SCC2_TXD 1 1 0 1 PB13 not used 0 1 0 0 PB14 SCC3_RXD 1 0 0 0 PB15 SCC2_RXD 1 0 0 0 PB16 not used 0 1 0 0 PB1

Página 135

Rev. 1.43 User's Guide 95PC30 LED_AUX1 0 1 0 0 PC31 SCC1_TXCLK 1 1 0 0 I/O Function PPARD PDIRD PODRD PSORD PD4 not used 0 1

Página 136

VSBC-6862 Rev 1.43 96 6.5. Chip select Before accessing a internal peripheral, the corresponding chip select must be initialized. The descrip

Página 137

Rev. 1.43 User's Guide 97Serial Number Option (optional) This option specifies the serial number of the product (ASCII terminated b

Página 138

VSBC-6862 Rev 1.43 98 6.7. Boot code The boot code is mapped as standard PowerPC map. The exception table is located from offset $0100 to $2F

Comentários a estes Manuais

Sem comentários